# CS & IT

# ENGINERING

# COMPUTER ORGANIZATION AND ARCHITECTURE

Pipeline Processing



Lecture No.- 06

# **Recap of Previous Lecture**









Instruction Pipeline Topic

Data Hazard Classification Topic

RAW, WAW, WAR Topic

# **Topics to be Covered**











Topic

CPI in Instruction Pipeline

Topic

Classical RISC Pipeline



### **Topic: Instruction Pipeline**



IF: Instruction Fetch

ID: Instruction Decode & Address Calculation

OF: Operand Fetch

EX: Execution

WB: Write Back

#### NAT



Consider a 5-stage instruction pipeline, where stages take delays 5ns, 4ns, #Q. 6ns, 4ns and 5ns respectively. The pipeline is used to execute a program in which 25% instructions cause 4 stalls due to hazard. The average instruction execution time in the pipeline is 12 ns?

$$CPI_{avg} = 1 + 0.25 * 4$$

$$= 2$$
 $A. I.E.T. = 2 * 6$ 

$$= 12 nS$$

$$t_p = max(5,4,6,4,5)$$
= 6 ns



A CPU has a five-stage pipeline and runs at 1 GHz frequency. Instruction #Q. fetch happens in the first stage of the pipeline. A conditional branch instruction computes the target address and evaluates the condition in the third stage of the pipeline. The processor stops fetching new instructions following a conditional branch until the branch outcome is known. A program executes 109 instructions out of which 20% are conditional branches. If each instruction takes one cycle to complete on average, the total execution time of the program is \_\_\_\_\_seconds?

Cycle time = 
$$\frac{1}{16Hz}$$
  
 $t_p = 1nS$ 

Cycle time = 
$$\frac{1}{16Hz}$$
 | stalls due to branch inst<sup>ns</sup>=3-1=2  
 $t_p = 1ns$  |  $CPI_{avg} = 1+0.2*2$   
 $= 1.4$ 

## [NAT]

# GATE- PYQ



- #Q. An instruction pipeline has five stages where each stage takes 2 nanoseconds, and all instructions use all five stages. Branch instructions are not overlapped, i.e., the instruction after the branch is not fetched till the branch instruction is completed. Under ideal conditions.
- Calculate the average instruction execution time assuming that 20% of all instruction executed are branch instructions. Ignore the fact that some branch instructions may be conditional. 3.6 n5
- If a branch instruction is a conditional branch instruction, the branch need not be taken. If the branch is not taken, the following instructions can be overlapped. When 80% of all branch instructions are conditional branch instructions, and 50% of the conditional branch instructions are such that the branch is taken, calculate the average instruction execution time? 2.96 ns

5-stages

stalls due to branch = 5-1=4 (because next inst is fetched after branch inst<sup>ns</sup> completed in all 5-staged.)

each stage => 2ns

tp = 275

Total instas 2. CPI aug = 1+(0.2\*0.2\*4)+ (0.2 \* 0.8 \* 0.5 \* 4) 20% 80% branch non-branch 1.48 no stalls 20% 80% unconditional Conditional stalls => 4 A.I.E.T. = 1.48 \* 295 50% 50% = 2.96 MS branch branch not taken taken stalls=4 no stalls

# GATE- PYQ



#Q. Consider a non-pipelined processor operating at 2.5 GHz. It takes 5 clock cycles to complete an instruction. You are going to make a 5- stage pipeline out of this processor. Overheads associated with pipelining force you to operate the pipelined processor at 2 GHz. In a given program, assume that 30% are memory instructions, 60% are ALU instructions and the rest are branch instructions. 5% of the memory instructions cause stalls of 50 clock cycles each due to cache misses and 50% of the branch instructions cause stalls of 2 cycles each. Assume that there are no stalls associated with the execution of ALU instructions. For this program, the speedup achieved by the pipelined processor over the non-pipelined processor (round off to 2) decimal places) is 2.16.

$$t_n = 5 * \frac{1}{2.56 \text{ Mg}}$$

$$= 2 \text{ ns}$$

Pipeline:
$$k = 5$$

$$tp = \frac{1}{29H_5} = 0.5 \text{ nS}$$



$$CPI = 1 + (0.3 * 0.05 * 50) + (0.1 * 0.5 * 2)$$

$$= 1.85$$

Speed up = 
$$\frac{\ln c_{1.85 * 0.5 ns}}{c_{1.85 * 0.5 ns}} = \frac{2ns}{1.85 * 0.5 ns}$$
  
= 2.162  
= 2.16



A processor X<sub>1</sub> operating at 2 GHz has a standard 5-stage RISC instruction #Q. pipeline having a base CPI (cycles per instruction) of one without any pipeline hazards. For a given program P that has 30% branch instructions, control hazards incur 2 cycles stall for every branch. A new version of the processor X<sub>2</sub> operating at same clock frequency has an additional branch predictor unit (BPU) that completely eliminates stalls for correctly predicted branches. There is neither any savings nor any additional stalls for wrong predictions. There are no structural hazards and data hazards for  $X_1$  and  $X_2$ . If the BPU has a prediction accuracy of 80%, the speed up (rounded off to two decimal places) obtained by X<sub>2</sub> over X<sub>1</sub> in executing P is

$$\frac{\text{X1:-}}{\text{cycletime}} = \frac{1}{29 \text{Hz}} = 0.5 \text{ ns}$$

$$CPIang = 1+0.3*2=1.6$$

avginsthexecuth time = 1.6 \*\*0.5



#### **Topic: Classic RISC Pipeline**



```
1. IF -> Insth fetch
```

- 2. ID -> de code & register Read
- 3. EX -> ALU operation
- memory access (Read/write)
- 5. WB \

> cevite back to register

RISC => Reg. - based architecture L's operands taken from Reg. only for ALU operation



## **Topic: Classic RISC Pipeline for Computation**

(ALV type



- > Decode of inst" & operand tetch from registers
- 3. EX speration in ALU
- 4. MEM \_\_\_\_\_\_ nothing
- 5. WB write back result to register
- stalls due to data hazard = cos stage no. of stage no.



## **Topic: Classic RISC Pipeline for Load**

Reg. - Mem



```
s fetch of inst
```

- 2. ID secode of inst"
- 3. EX
  - 4. MEM Read
- 5. WB -> write back to reg.



### **Topic: Classic RISC Pipeline for Store**

Memory - Reg



- 1. IF
- 2. ID > Inst<sup>n</sup> decode & register read
- 3. EX Nothing
  - 4. MEM Memory write
- 5. WB Nothing



#### **Topic: Classic RISC Pipeline for Branch**

> Nothing



4. MEM

5. WB



Consider a pipelined processor with 5 stages, Instruction Fetch (IF), Instruction #Q. Decode (ID), Execute (EX), Memory Access (MEM), and Write Back (WB). Each stage of the pipeline, except the EX-stage, takes one cycle. Assume that the ID stage merely decodes the instruction and the register read is performed in the EX-stage. The EX-stage takes one cycle for ADD instruction and two cycles for MUL instruction. Ignore pipeline register latencies.

Consider the following sequence of 8 instructions:

ADD, MUL, ADD, MUL, ADD, MUL, ADD, MUL

Assume that every MUL instruction is data-dependent on the ADD instruction just before it and every ADD instruction (except the first ADD) is data-dependent on the MUL instruction just before it. The Speedup is defined as follows:

Speed up =  $\frac{Execution time without operand forwarding}{Execution time with operand forwarding} = \frac{30}{16} = 1.885$ 

The Speedup achieved in executing the given instruction sequence on the pipelined processor (rounded to 2 decimal places) is \_\_\_\_\_.

IF 
$$-1$$

ADD MUL

EX  $-1$ 

MEM  $-1$ 

stall  $\Rightarrow$  1 for each

 $\omega B -1$ 

with operand forwarding:no stalls due to data hazard

no. of cycles  $\omega/o$  hazard = k+n-l=5+8-l=12no. of stalls due to structural hazard = 4\*1=4Total = 16 w/o operand forw.:-

 $\omega/o$  hazard = 5+8-1=12stalls for structural hazard = 4stalls for data hazard = 7\*(5-3)=14Total = 30

no of stalls due to each data hazard = wis stage no - operand fetch stage no.



### 2 mins Summary



Topic

**CPI** in Instruction Pipeline

Topic

Classical RISC Pipeline



3 may Doubts

2 hour



# Happy Learning

THANK - YOU